# Computers Computer Structure

Grau en Ciència i Enginyeria de Dades

#### Xavier Martorell, Xavier Verdú

Facultat d'Informàtica de Barcelona (FIB) Universitat Politècnica de Catalunya (UPC)

2019-2020 Q2

#### Creative Commons License

This work is under a Creative Commons Attribution 4.0 Unported License



The details of this license are publicly available at <a href="https://creativecommons.org/licenses/by-nc-nd/4.0">https://creativecommons.org/licenses/by-nc-nd/4.0</a>

#### Table of Contents

- Computer structure. Components
  - Processor The chip
    - CPU / core
    - Multi- and many-core
    - Simultaneous multithreading / hyperthreading
  - Memory and memory hierarchy
    - Data / instruction caches
    - Main memory

# Table of Contents (cont.)

- Computer structure. Components
  - Input/Output components
    - Buses. Peripherals
  - Storage and file systems
    - Disks
  - Networking
    - Connexions and protocols

# Computation - arithmetic

From Session 1 – Data Representation



## Computation - arithmetic



Grouping operations together

Arithmetic and Logic Unit – ALU



 Comparisons are implemented with the substraction and looking at the flag bits

https://en.wikipedia.org/wiki/Truth\_table

| Opcode |   |   |   | Operation                   |  |  |
|--------|---|---|---|-----------------------------|--|--|
| 0      | 0 | 0 | 0 | Src0 + Src1                 |  |  |
| 0      | 0 | 0 | 1 | Src0 - Src1                 |  |  |
| 0      | 0 | 1 | 0 | Src0 * Src1                 |  |  |
| 0      | 0 | 1 | 1 | Src0 / Src1                 |  |  |
| 0      | 1 | 0 | 0 | Shift left (Src0) by Src1   |  |  |
| 0      | 1 | 0 | 1 | Shift right (Src0) by Src1  |  |  |
| 0      | 1 | 1 | 0 | Rotate left (Src0) by Src1  |  |  |
| 0      | 1 | 1 | 1 | Rotate right (Src0) by Src1 |  |  |
| 1      | 0 | 0 | 0 | Src0 AND Src1               |  |  |
| 1      | 0 | 0 | 1 | Src0 OR Src1                |  |  |
| 1      | 0 | 1 | 0 | Src0 XOR Src1               |  |  |
| 1      | 0 | 1 | 1 | NOT(Src0)                   |  |  |
| 1      | 1 | 0 | 0 | NOT(Src1)                   |  |  |
| 1      | 1 | X | X | Reserved for future use     |  |  |

# Computation – sequence of operations

- How can we implement a sequence of...
  - Provide operands and operator selection
  - Compute
  - Save the result [somewhere]
  - Read operands [from somewhere]
  - Provide operands and operator selection
  - Compute
  - Save the result [somewhere]
  - ...

# Computation – programs

- Compute the sum of two vectors
  - Vectors = data; data is stored in memory

```
#pragma omp parallel for
for (i=0; i < N; i++) {
    c[i] = a[i] + b[i];
}</pre>
```

```
move #0, i
                          move #0, r8
while (i < N) {
                         while (r8 < N) {
 load r1, a[i]
                           load r1, a[r8]
 load r2, b[i]
                           load r2, b[r8]
 add r1,r2,r3
                           add r1,r2,r3
 store r3, c[i]
                           store r3, c[r8]
                           add
                                  #1,r8
 j++
              а
                                  C
```



# Data operations

• ALUs and data **registers** banks





Vector (integer and floating point)

#### Table of Contents

- Binary arithmetic and logic operations
- Computer structure. Components
  - Processor The chip
    - CPU / core
    - Multi- and many-core
    - Simultaneous multithreading / hyperthreading
  - Memory and memory hierarchy
    - Data / instruction caches
    - Main memory

#### **Processors**

- M Chips
  - N cores/chip
  - T threads/core
- LLC last level cache memory



#### Processors

- What do we need?
  - A program sequence of instructions
    - Or multiple sequences... iif concurrent/parallel
  - Data operands should reach the instructions
- Exercise... where should we store instructions and data?
- Exercise... how do we generate executable programs?

#### Hardware Thread

• Each hardware thread independently...

• Fetches instructions\*

- Decodes
- Issues load memory accesses\*
- Executes\*
- Stores results\*
- \* When executing a single thread per core, then such a thread has all core resources available!
  - Memory bandwidth
  - Functional units
- Multithreading
  - Execute multiple threads in parallel



#### Software Thread

- The instruction flow of a given running program. Any program has at least one thread.

• Multi-Threaded: execute multiple threads in parallel or concurrently

```
void add_vectors( float * c, float * a, float * b )
{
    int i;
    for (i=...; i < ...; i++) c[i] = a[i] + b[i];
}</pre>
Every thread executes
N/4 iterations of the loop

15
```

# Memory hierarchy

- Instruction and data caches
  - Level 1 L1
  - Level 2 L2
  - Level 3 L3 --- LLC (usually)



**AMD** 

Private L1

# Hardware multithreading

- Each hardware thread independently...
  - Fetches instructions\*
  - Decodes
  - Issues load memory accesses\*
  - Executes\*
  - Stores results\*

- \* When executing a single thread per core, then such a thread has all core resources available!
  - Memory bandwidth
  - Functional units



# Detailed memory access

- Load instruction, data is not on the caches
  - Also, fetching instructions, instructions are not on the caches(\*)



# Detailed memory access

- Load instruction, data present in L1 Data
  - Also, fetching instructions, instruction present in L1 Insn (\*)



## Detailed memory access

- Cache management is a complex hardware feature
  - What happens when the cache is already full of data... and the core needs to bring more?
    - Cache eviction... Last recently used data may be evicted to the next cache level



# Sample code

- Computing on vectors a, b, and c
- Accesses reference main memory locations, not cache locations
  - Cache memories are transparently managed by the hardware
  - Memory coherency: any read from any processor to a particular memory @, returns the most recently written value to that @
  - Memory consistency: ensure writes to different memory @ will be seen in the correct order from all processors

```
void add_vectors( float * c, float * a, float * b)
{
   int i;
   for (i=0; i < N; i++) c[i] = a[i] + b[i];
}</pre>
void mult_vectors( float * c, float * a, float * b)
{
   int i;
   for (i=0; i < N; i++) c[i] = a[i] * b[i];
}
```

# Code generation details

| _add_vectors:     subq     cmpl     jle     movl                                     | \$8, %rsp<br>\$0, _N(%rip)<br>L6<br>\$0, <b>%eax</b> | _mult_v prologue/ entering function  init index L10:                                      | vectors: subq cmpl jle movl                                                    | \$8, %rsp<br>\$0, _N(%rip)<br>L11<br>\$0, %eax                                                                              |
|--------------------------------------------------------------------------------------|------------------------------------------------------|-------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|
| movsl<br>salq<br>movss<br>addss<br>movss<br>addl<br>cmpl<br>jg<br>L6:<br>addq<br>ret | \$2, %r9<br>(%rdx,%r9), %xmm0<br>(%r8,%r9), %xmm0    | load a add/mul a, b store c inc index compare index to N  L11: epilogue/ leaving function | movslq<br>salq<br>movss<br>mulss<br>movss<br>addl<br>cmpl<br>jg<br>addq<br>ret | <pre>%eax,%r9 \$2, %r9 (%rdx,%r9), %xmm0 (%r8,%r9), %xmm0 %xmm0, (%rcx,%r9) \$1, %eax %eax, _N(%rip) L10 \$8, %rsp 22</pre> |

#### Code execution details



#### Core details

- Instructions need the use of registers for bringing data to the thread
  - Load/store instructions bring data from memory (also mov, add, mul...)
  - Computation instructions use the ALUs to process data (add, mul...)
  - Control instructions break the execution sequence (conditionally...)



# Complete processor/memory system

- Most usually, systems have two or more chips
  - NUMA Non-Uniform Memory Access



# Example of multiprocessor motherboard

- Schematics
  - Two processors
  - Two memory nodes
- Exercise... where are L1I, L1D, L2, L3?





https://community.mellanox.com/s/article/understanding-numa-node-for-performance-benchmarks

# Example of multiprocessor motherboard

Two processors and two memory nodes



# Software/hardware mapping

How the software uses this architecture?



Intel Xeon E7 v4 family

https://ark.intel.com Intel processor descriptions

- 14 nm technology
- 24 cores / hyperthreading (2), 2.2 3.4 GHz.
- L3 cache 60MB.
- MAX CPU supported 8 sockets
- 3.07 TB. MAX RAM 1866 MHz., 4 memory channels
- PCle x4, x8, x16

• IBM Power 9

https://www.ibm.com/it-infrastructure/power/power9

- 14 nm technology
- 24 cores / SMT (8), 3.0 4.0 GHz.
- L1 caches 32+32 KB.
- L2 cache 512 KB.
- L3 cache 120MB.
- MAX CPU supported 4-8 and more sockets
- 2 TB MAX RAM DDR4
- PCle v4 x4, x8, x16

- Intel KNL Xeon Phi 72x5
  - 14 nm technology
  - 72 cores 1.5 1.6 GHz.
  - L2 cache 36 MB.
  - MAX CPU supported 1 socket?
  - 384 GB. MAX RAM DDR4
  - PCle v3 x4, x8, x16

intel-xeon-phi-processor-7295-16gb-1-5-ghz-72-core

ARM Cortex-A77

https://www.arm.com/products/silicon-ip-cpu/cortex-a/cortex-a77

- 7 nm technology
- aarch64 ARMv8-A
- 4-8 cores
- DynamIQ Technology (big-LITTLE)
- ARM Cortex-A72 A64FX (Fujitsu)
  - 7 nm
  - ARMv8.2
  - 48 cores
  - 512-bit SIMD Scalable Vector Extensions (SVE)

# Table of Contents (cont.)

- Computer structure. Components
  - Input/Output components
    - Buses. Peripherals
  - Storage and file systems
    - Disks
  - Networking
    - Connexions and protocols

# Input/Output components

- The I/O Bus extends the access to
  - Accelerators (GPUs, FPGAs)
  - Disks
  - Network
  - Human-Machine Interface Peripherals



#### Accelerators

- Devices attached for computation
  - Need to transfer
    - code and data
       to/from the device
  - Need to start/stop execution
  - Synchronization
- Configuration through mapped memory space
  - Use specific addresses to access the device's configuration registers
  - Access only allowed from the OS



# Access to accelerators/devices/peripherals

- Accesses to device configuration
  - Uncached do not access the caches
    - Property of the memory mapping
- Accesses to device memory
  - Through specialized Direct Memory Access (DMA) engines



# Sata and HMI Peripherals

- Disks
  - Addressed by
    - Head
    - Cylinder
    - Sector =
- Video
  - With special video memory
- USB
  - Keyboard, mouse...



# Storage and file systems

- Disks are usually split in partitions
  - Each partition can support a different file system
    - / (root)
    - /usr/local
    - /home
    - /opt
    - swap area
    - ...
  - Different types of file systems exist
    - Linux: ext4, ext3, ext2, btrfs, hfs, jfs, xfs...
    - Windows: ntfs, FAT, exFAT





# Networking

- Send/receive information to
  - Servers
  - Network-attached disks
- Protocols
  - Low-level ethernet packet
  - High-level TCP/IP
- Control based on memory mapped configuration registers
  - Access from the OS
- Data transfers based on DMA engines



# Virtual Machine (VM)

- A software package virtualizes all physical resources of a computer
  - Virtualized resources can be emulated (simulates the real behavior) or linked to access real resources of the host machine
  - Multiple VMs can run on the same host. Everyone can run a different Operating System







# Bibliography

- Computer Organization and Design (5th Edition)
  - D. Patterson and J. Hennessy
  - <a href="http://cataleg.upc.edu/record=b1431482~S1\*cat">http://cataleg.upc.edu/record=b1431482~S1\*cat</a>
    - Several chapters introduce different types of data

### Next steps

- Support to the programming environment
  - System libraries
  - Compilation environment
  - Operating system